

# THE DATASHEET OF BUF04701AIDGSR



SBOS214B - SEPTEMBER 2001 - REVISED JULY 2004

# 4-Channel, Rail-to-Rail, CMOS BUFFER AMPLIFIER

# **FEATURES**

- UNITY GAIN BUFFER
- RAIL-TO-RAIL INPUT/OUTPUT
- WIDE BANDWIDTH: 8MHz
- HIGH SLEW RATE: 10V/µs
- LOW QUIESCENT CURRENT: 1.1mA
- TINY PACKAGE: MSOP-10, TSSOP-14

# **APPLICATIONS**

- TFT-LCD REFERENCE DRIVERS
- NOTEBOOKS
- ELECTRONIC GAMES
- ELECTRONIC BOOKS
- PERSONAL COMMUNICATION DEVICES
- PDA
- ACTIVE FILTERS
- ADC/DAC BUFFER

#### 14 Out D Out A NC<sup>(1)</sup> NC<sup>(1)</sup> 2 13 12 In A 3 In D +V 4 11 -V In B 10 In C NC<sup>(1)</sup> NC(1) 9 Out B 8 Out C TSSOP-14 (PW)

# DESCRIPTION

The BUF04701 is a 4-channel, low-power, high-voltage rail-to-rail input/output buffer. Operating on supplies ranging from 3.5V to 12V ( $\pm 1.75$ V to  $\pm 6$ V), the BUF04701 has a 3dB bandwidth of 8MHz with a slew rate of 10V/ $\mu$ s, and requires only 1.1mA quiescent current. The BUF04701 features rail-to-rail input and output capability, giving maximum dynamic range at any supply voltage.

Featuring fast slewing and settling times, as well as a high output drive, the BUF04701 is ideal for use as a voltage reference buffer in Thin Film Transistor Liquid Crystal Displays (TFT-LCDs).

The BUF04701 is available in an MSOP-10 package, providing the smallest footprint and thinnest package option available, as well as the TSSOP-14 package with a pinout that corresponds to standard quad op amps. This makes it easy to replace quad op amps in existing LCD displays with the low cost BUF04701, without changing the layout. The BUF04701 operates over a temperature range of -40°C to +125°C.

#### **BUF04701 RELATED PRODUCTS**

| FEATURES                                                 | PRODUCT   |
|----------------------------------------------------------|-----------|
| 1.2 MHz BW, 3.3mA I <sub>Q</sub>                         | BUF11702  |
| 7MHz GBW, 1.5mA I <sub>Q</sub> , V <sub>S</sub> 3.5 - 12 | OPA4743   |
| 5.9MHz GBW, 4.5mA $I_Q$ , $V_S = 4V - 44V$               | TLE2144/2 |
| 10MHz GBW, 2.5mA I <sub>Q</sub> , 16V/μs SR              | TLC084    |



NOTE: (1) NC Means No Internal Connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage, V+ to V             | 13.2V                         |
|-------------------------------------|-------------------------------|
| Signal Input Terminals, Voltage(2)  | $(V-)$ -0.5V to $(V+)$ + 0.5V |
| Current <sup>(2)</sup>              | 10mA                          |
| Output Short-Circuit <sup>(3)</sup> | Continuous                    |
| Operating Temperature               | 40°C to +125°C                |
| Storage Temperature                 | 65°C to +150°C                |
| Junction Temperature                | +150°C                        |
| Lead Temperature (soldering, 10s)   | +300°C                        |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10mA or less. (3) Short-circuit to ground, one amplifier per package.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT  | PACKAGE-LEAD | SPECIFIED PACKAGE TEMPERATURE ACKAGE-LEAD DESIGNATOR RANGE |                 | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |  |
|----------|--------------|------------------------------------------------------------|-----------------|--------------------|--------------------|------------------------------|--|
| Quad     |              |                                                            |                 |                    |                    |                              |  |
| BUF04701 | MSOP-10      | DGS                                                        | -40°C to +125°C | BUF04701           | BUF04701AIDGSR     | Tape and Reel, 2500          |  |
| BUF04701 | TSSOP-14     | PW                                                         | –40°C to +125°C | 04701A             | BUF04701AIPWR      | Tape and Reel, 2500          |  |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet.



# ELECTRICAL CHARACTERISTICS: $V_S = +3.5V$ to +12V

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ 

At T<sub>A</sub> = +25°C, R<sub>L</sub> = 10k $\Omega$  connected to V<sub>S</sub>/2 and V<sub>OUT</sub> = V<sub>S</sub>/2, unless otherwise noted.

|                                                                                                                                                                                                                                                                      |                                                                                                                                                          |                        | BUF04701                     |                        |                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------|------------------------|-----------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                                            | CONDITION                                                                                                                                                | MIN                    | TYP                          | MAX                    | UNITS                                                     |
| OFFSET VOLTAGE Input Offset Voltage Vos Drift dVos/dT vs Power Supply PSRR Over Temperature Channel Separation, DC f = 10kHz                                                                                                                                         | $V_S = \pm 5, \ V_{CM} = 0$ $V_S = 3.5 V \text{ to } 12 V, \ V_{CM} = V_S/2 - 0.5 V$ $V_S = 3.5 V \text{ to } 12 V, \ V_{CM} = V_S/2 - 0.5 V$            |                        | ±1.5<br>±8<br>20<br>1        | ±7 100 200             | mV<br>μ <b>V/°C</b><br>μV/V<br>μ <b>V/V</b><br>μV/V<br>dB |
| INPUT VOLTAGE RANGE Common-Mode Voltage Range V <sub>CM</sub>                                                                                                                                                                                                        |                                                                                                                                                          | Limit                  | ed by Output R               | lange                  |                                                           |
| INPUT BIAS CURRENT Input Bias Current I <sub>B</sub>                                                                                                                                                                                                                 | $V_{CM} = V_S/2$                                                                                                                                         |                        | 1                            | ±10                    | pA                                                        |
| INPUT IMPEDANCE<br>Common-Mode                                                                                                                                                                                                                                       |                                                                                                                                                          |                        | 5 • 10 <sup>12</sup>    4    |                        | Ω    pF                                                   |
| $\begin{tabular}{ll} \textbf{NOISE} \\ \textbf{Input Voltage Noise, f} = 0.1 \text{Hz to 10Hz} \\ \textbf{Input Voltage Noise Density, f} = 10 \text{kHz} \\ \textbf{Input Current Noise Density, f} = 1 \text{kHz} \\ \end{tabular}  \textbf{i}_n \\ \end{tabular}$ | $V_S = \pm 6V, V_{CM} = 0$<br>$V_S = \pm 6V, V_{CM} = 0$<br>$V_S = \pm 6V, V_{CM} = 0$                                                                   |                        | 11<br>30<br>2.5              |                        | μVrms<br>nV/√Hz<br>fA/√Hz                                 |
| TRANSFER CHARACTERISTIC Gain over Temperature                                                                                                                                                                                                                        |                                                                                                                                                          | 0.9975<br><b>0.995</b> | 1.000<br><b>1.000</b>        | 1.0025<br><b>1.005</b> |                                                           |
| OUTPUT Voltage Output Swing from Rail  over Temperature Short-Circuit Current  I <sub>SC</sub>                                                                                                                                                                       | $\begin{aligned} \mathbf{R}_{L} &= 10 k \Omega \\ \mathbf{R}_{L} &= 2 k \Omega \\ \mathbf{R}_{L} &= 2 k \Omega \end{aligned}$                            |                        | 75<br>150<br>±32             | 200<br><b>250</b>      | mV<br>mV<br><b>mV</b><br>mA                               |
| FREQUENCY RESPONSE  Bandwidth -3dB BW  Slew Rate SR  Settling Time, 0.1% t <sub>S</sub> Overload Recovery Time  Total Harmonic Distortion + Noise THD+N                                                                                                              | $C_{L} = 10 pF$ $V_{S} = \pm 6 V$ $V_{S} = \pm 6 V, 5 V S tep$ $V_{IN} = V_{S}$ $V_{S} = \pm 6 V, V_{O} = 1 V rms, G = 1,$ $f = 6 kHz, V_{CM} = V_{S}/2$ |                        | 8<br>10<br>9<br>0.2<br>0.001 |                        | MHz<br>V/μs<br>μs<br>μs<br>%                              |
| POWER SUPPLY Specified Voltage Range, Single Supply Specified Voltage Range, Dual Supplies Operating Voltage Range Quiescent Current (per amplifier) over Temperature  Vs                                                                                            | I <sub>O</sub> = 0                                                                                                                                       | 3.5<br>±1.75           | +3.5 to +12<br>1.1           | 12<br>±6<br>1.5<br>1.7 | V<br>V<br>V<br>mA<br><b>mA</b>                            |
|                                                                                                                                                                                                                                                                      |                                                                                                                                                          | -40<br>-40<br>-65      | 100<br>200                   | +125<br>+125<br>+150   | °C<br>°C<br>°C/W<br>°C/W                                  |



# TYPICAL CHARACTERISTICS















# **TYPICAL CHARACTERISTICS (Cont.)**

















# **TYPICAL CHARACTERISTICS (Cont.)**















# **TYPICAL CHARACTERISTICS (Cont.)**











# APPLICATIONS INFORMATION

Figure 1 shows the BUF04701 connected as a buffer. Power supplies should be bypassed with capacitors connected close to the device pins. Capacitor values as low as  $0.1\mu F$  will assure stable operation in most applications, but high output current and fast output slewing can demand large current transients from the power supplies.

Rail-to-rail input and output swing helps maintain dynamic range, especially in low supply applications. Figure 2 shows the input and output waveforms for the BUF04701. On a  $\pm 6V$  supply with a  $100k\Omega$  load connected to  $V_S/2$ , the output is tested to swing within 50mV to the rail.

#### **OPERATING VOLTAGE**

The BUF04701 is fully specified and tested from 3.5V to 12V over a temperature range of -40°C to +125°C. Parameters that vary significantly with operating voltages or temperature are shown in the Typical Characteristic Curves.



FIGURE 1. Basic Connections.



FIGURE 2. Rail-to-Rail Input and Output.

#### RAIL-TO-RAIL INPUT

The input common-mode voltage range of the BUF04701 extends 100mV beyond the supply rails at room temperature; however, due to the fixed gain at G = 1, the output will limit the useable input range. This wide swing is achieved with a complementary input stage—an N-channel input differential pair in parallel with a P-channel differential pair. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 2.0V to 100mV above the positive supply, while the P-channel pair is on for inputs from 100mV below the negative supply to approximately (V+) - 1.5V. There is a small transition region, typically (V+) – 2.0V to (V+) – 1.5V, in which both pairs are on. This 500mV transition region can vary ±100mV with process variation. Thus, the transition region (both stages on) can range from (V+) – 2.1V to (V+) – 1.4V on the low end, up to (V+) - 1.9V to (V+) - 1.6V on the high end.

#### INPUT PROTECTION

Device inputs are protected by ESD diodes that will conduct if the input voltages exceed the power supplies by more than approximately 300mV. Momentary voltages greater than 300mV beyond the power supply can be tolerated if the current is limited to 10mA. This is easily accomplished with an input resistor, in series with the buffer input shown in Figure 3. Many input signals are inherently current-limited to less than 10mA; therefore, a limiting resistor is not always required. The BUF04701 features no phase inversion when the inputs extend beyond supplies if the input current is limited, as shown in Figure 4.



FIGURE 3. Limiting Input Current on the BUF04701.



FIGURE 4. BUF04701—No Phase Inversion with Inputs Greater than the Power-Supply Voltage.



#### **RAIL-TO-RAIL OUTPUT**

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. This output stage is capable of driving  $1k\Omega$  loads connected to any point between V+ and V−. For light resistive loads (>  $100k\Omega$ ), the output voltage can swing to 100mV from the supply rail. With  $2k\Omega$  resistive loads, the output is specified to swing to within 200mV of the supply rails while maintaining high open-loop gain (see the typical characteristic curve  $Output\ Voltage\ Swing\ vs\ Output\ Current$ ).

#### CAPACITIVE LOAD AND STABILITY

The BUF04701 can drive up to 1000pF pure capacitive load. One method of improving capacitive load drive is to insert a 10 to  $20\Omega$  resistor in series with the output, as shown in Figure 5. This reduces ringing with large capacitive loads while maintaining DC accuracy.



FIGURE 5. Improving Capacitive Load Drive.

# APPLICATION CIRCUITS

#### REFERENCE BUFFER FOR LCD SOURCE DRIVERS

In modern high-resolution TFT-LCD displays, gamma correction must be performed to correct for nonlinearities in the glass transmission characteristics of the LCD panel. The typical LCD source driver for 64 bits of grayscale uses internal Digital-to-Analog Converters (DACs) to convert the 6-bit data into analog voltages applied to the LCD. These DACs typically require external voltage references for proper operation. Normally these external reference voltages are generated using a simple resistive ladder, like the one shown in Figure 6.

Typical laptop or desktop LCD panels require 6 to 8 of the source driver circuits in parallel to drive all columns of the panel. Although the resistive load of one internal string of a DAC is only around  $10k\Omega$  to  $16k\Omega$ , 6 to 8 strings in parallel represent a very substantial load. The power supply used for the LCD source drivers for laptops is typically in the order of 10V. To maximize the dynamic range of the DAC, rail-to-rail



FIGURE 6. BUF04701 as LCD Display Buffer.

output performance is required for the upper and lower buffer. The ability of the BUF04701 to operate on 12V supplies, to drive heavy resistive loads (as low as  $2k\Omega$ ), and to swing to within 200mV of the supply rails, makes it very well suited as a buffer for the reference voltage inputs of LCD source drivers.

During conversion of the DAC, internal switches create current glitches on the output of the reference buffer. The capacitor  $C_L$  (typically 100nF) functions as a charge reservoir that provides/absorbs most of the glitch energy. The series resistor  $R_S$  isolates the outputs of the BUF04701 from the heavy capacitive load and helps to improve settling time.

#### 4-POLE LOW-PASS SALLEN-KEY FILTER

The high open-loop gain and wide bandwidth of the BUF04701 make it optimal for active filtering applications. Figure 7 shows the BUF04701 in a 4-pole Butterworth low-pass active filter configuration of 20kHz bandwidth.



FIGURE 7. BUF04701 Configured as a 4-Pole Sallen-Key Butterworth Low-Pass Filter.





# **PACKAGE OPTION ADDENDUM**

1-Aug-2019

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| BUF04701AIDGSR   | NRND   | VSSOP        | DGS     | 10   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | B01            |         |
| BUF04701AIPWR    | NRND   | TSSOP        | PW      | 14   |         | TBD                        | Call TI          | Call TI             | -40 to 125   |                |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Aug-2017

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BUF04701AIDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Aug-2017



#### \*All dimensions are nominal

| ĺ | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | BUF04701AIDGSR | VSSOP        | DGS             | 10   | 2500 | 367.0       | 367.0      | 35.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated